9781598295290-1598295292-Finite State Machine Datapath Design, Optimization, and Implementation (Synthesis Lectures on Digital Circuits and Systems)

Finite State Machine Datapath Design, Optimization, and Implementation (Synthesis Lectures on Digital Circuits and Systems)

ISBN-13: 9781598295290
ISBN-10: 1598295292
Edition: 1
Author: Justin Davis
Publication date: 2008
Publisher: Morgan and Claypool Publishers
Format: Paperback 124 pages
FREE US shipping

Book details

ISBN-13: 9781598295290
ISBN-10: 1598295292
Edition: 1
Author: Justin Davis
Publication date: 2008
Publisher: Morgan and Claypool Publishers
Format: Paperback 124 pages

Summary

Finite State Machine Datapath Design, Optimization, and Implementation (Synthesis Lectures on Digital Circuits and Systems) (ISBN-13: 9781598295290 and ISBN-10: 1598295292), written by authors Justin Davis, was published by Morgan and Claypool Publishers in 2008. With an overall rating of 4.2 stars, it's a notable title among other Electrical & Electronics (Engineering) books. You can easily purchase or rent Finite State Machine Datapath Design, Optimization, and Implementation (Synthesis Lectures on Digital Circuits and Systems) (Paperback) from BooksRun, along with many other new and used Electrical & Electronics books and textbooks. And, if you're looking to sell your copy, our current buyback offer is $0.59.

Description

Finite State Machine Datapath Design, Optimization, and Implementation explores the design space of combined FSM/Datapath implementations. The lecture starts by examining performance issues in digital systems such as clock skew and its effect on setup and hold time constraints, and the use of pipelining for increasing system clock frequency. This is followed by definitions for latency and throughput, with associated resource tradeoffs explored in detail through the use of dataflow graphs and scheduling tables applied to examples taken from digital signal processing applications. Also, design issues relating to functionality, interfacing, and performance for different types of memories commonly found in ASICs and FPGAs such as FIFOs, single-ports, and dual-ports are examined. Selected design examples are presented in implementation-neutral Verilog code and block diagrams, with associated design files available as downloads for both Altera Quartus and Xilinx Virtex FPGA platforms. A working knowledge of Verilog, logic synthesis, and basic digital design techniques is required. This lecture is suitable as a companion to the synthesis lecture titled Introduction to Logic Synthesis using Verilog HDL.

Rate this book Rate this book

We would LOVE it if you could help us and other readers by reviewing the book