9781523364022-1523364025-Logic Design and Verification Using SystemVerilog (Revised)

Logic Design and Verification Using SystemVerilog (Revised)

ISBN-13: 9781523364022
ISBN-10: 1523364025
Edition: Revised
Author: Donald Thomas
Publication date: 2016
Publisher: CreateSpace Independent Publishing Platform
Format: Paperback 336 pages
FREE US shipping on ALL non-marketplace orders
Rent
35 days
from $29.74 USD
FREE shipping on RENTAL RETURNS
Marketplace
from $60.81 USD
Buy

From $57.24

Rent

From $29.74

Book details

ISBN-13: 9781523364022
ISBN-10: 1523364025
Edition: Revised
Author: Donald Thomas
Publication date: 2016
Publisher: CreateSpace Independent Publishing Platform
Format: Paperback 336 pages

Summary

Logic Design and Verification Using SystemVerilog (Revised) (ISBN-13: 9781523364022 and ISBN-10: 1523364025), written by authors Donald Thomas, was published by CreateSpace Independent Publishing Platform in 2016. With an overall rating of 4.0 stars, it's a notable title among other Software Design, Testing & Engineering (Programming) books. You can easily purchase or rent Logic Design and Verification Using SystemVerilog (Revised) (Paperback) from BooksRun, along with many other new and used Software Design, Testing & Engineering books and textbooks. And, if you're looking to sell your copy, our current buyback offer is $32.84.

Description

SystemVerilog is a Hardware Description Language that enables designers to work at the higher levels of logic design abstractions that match the increased complexity of current day integrated circuit and field-programmable gate array (FPGA) designs. The majority of the book assumes a basic background in logic design and software programming concepts. It is directed at: •students currently in an introductory logic design course that also teaches SystemVerilog, •designers who want to update their skills from Verilog or VHDL, and •students in VLSI design and advanced logic design courses that include verification as well as design topics. The book starts with a tutorial introduction on hardware description languages and simulation. It proceeds to the register-transfer design topics of combinational and finite state machine (FSM) design — these mirror the topics of introductory logic design courses. The book covers the design of FSM-datapath designs and their interfaces, including SystemVerilog interfaces. Then it covers the more advanced topics of writing testbenches including using assertions and functional coverage. A comprehensive index provides easy access to the book’s topics.The goal of the book is to introduce the broad spectrum of features in the language in a way that complements introductory and advanced logic design and verification courses, and then provides a basis for further learning.Solutions to problems at the end of chapters, and text copies of the SystemVerilog examples are available from the author as described in the Preface.

Rate this book Rate this book

We would LOVE it if you could help us and other readers by reviewing the book